mirror of
https://github.com/espressif/esp-idf
synced 2025-04-19 21:20:12 -04:00
180 lines
5.5 KiB
C
180 lines
5.5 KiB
C
/*
|
|
* SPDX-FileCopyrightText: 2024 Espressif Systems (Shanghai) CO LTD
|
|
*
|
|
* SPDX-License-Identifier: Apache-2.0
|
|
*/
|
|
#include <stdint.h>
|
|
#include "sdkconfig.h"
|
|
#include "esp_attr.h"
|
|
#include "esp_log.h"
|
|
#include "esp_image_format.h"
|
|
#include "flash_qio_mode.h"
|
|
#include "esp_rom_gpio.h"
|
|
#include "esp_rom_uart.h"
|
|
#include "esp_rom_sys.h"
|
|
#include "esp_rom_spiflash.h"
|
|
#include "soc/gpio_sig_map.h"
|
|
#include "soc/io_mux_reg.h"
|
|
#include "soc/assist_debug_reg.h"
|
|
#include "esp_cpu.h"
|
|
#include "soc/rtc.h"
|
|
#include "soc/spi_periph.h"
|
|
#include "soc/cache_reg.h"
|
|
#include "soc/io_mux_reg.h"
|
|
#include "soc/pcr_reg.h"
|
|
#include "esp32c61/rom/ets_sys.h"
|
|
#include "esp32c61/rom/spi_flash.h"
|
|
#include "bootloader_common.h"
|
|
#include "bootloader_init.h"
|
|
#include "bootloader_clock.h"
|
|
#include "bootloader_flash_config.h"
|
|
#include "bootloader_mem.h"
|
|
#include "esp_private/regi2c_ctrl.h"
|
|
#include "soc/regi2c_lp_bias.h"
|
|
#include "soc/regi2c_bias.h"
|
|
#include "bootloader_console.h"
|
|
#include "bootloader_flash_priv.h"
|
|
#include "bootloader_soc.h"
|
|
#include "esp_private/bootloader_flash_internal.h"
|
|
#include "esp_efuse.h"
|
|
#include "hal/mmu_hal.h"
|
|
#include "hal/cache_hal.h"
|
|
#include "hal/clk_tree_ll.h"
|
|
#include "soc/lp_wdt_reg.h"
|
|
#include "hal/efuse_hal.h"
|
|
#include "hal/lpwdt_ll.h"
|
|
|
|
static const char *TAG = "boot.esp32c61";
|
|
|
|
static void wdt_reset_cpu0_info_enable(void)
|
|
{
|
|
REG_SET_BIT(PCR_ASSIST_CONF_REG, PCR_ASSIST_CLK_EN);
|
|
REG_CLR_BIT(PCR_ASSIST_CONF_REG, PCR_ASSIST_RST_EN);
|
|
REG_WRITE(ASSIST_DEBUG_CORE_0_RCD_EN_REG, ASSIST_DEBUG_CORE_0_RCD_PDEBUGEN | ASSIST_DEBUG_CORE_0_RCD_RECORDEN);
|
|
}
|
|
|
|
static void wdt_reset_info_dump(int cpu)
|
|
{
|
|
(void) cpu;
|
|
// saved PC was already printed by the ROM bootloader.
|
|
// nothing to do here.
|
|
}
|
|
|
|
static void bootloader_check_wdt_reset(void)
|
|
{
|
|
int wdt_rst = 0;
|
|
soc_reset_reason_t rst_reason = esp_rom_get_reset_reason(0);
|
|
if (rst_reason == RESET_REASON_CORE_RTC_WDT || rst_reason == RESET_REASON_CORE_MWDT0 || rst_reason == RESET_REASON_CORE_MWDT1 ||
|
|
rst_reason == RESET_REASON_CPU0_MWDT0 || rst_reason == RESET_REASON_CPU0_MWDT1 || rst_reason == RESET_REASON_CPU0_RTC_WDT) {
|
|
ESP_LOGW(TAG, "PRO CPU has been reset by WDT.");
|
|
wdt_rst = 1;
|
|
}
|
|
if (wdt_rst) {
|
|
// if reset by WDT dump info from trace port
|
|
wdt_reset_info_dump(0);
|
|
}
|
|
wdt_reset_cpu0_info_enable();
|
|
}
|
|
|
|
static void bootloader_super_wdt_auto_feed(void)
|
|
{
|
|
REG_WRITE(LP_WDT_SWD_WPROTECT_REG, LP_WDT_SWD_WKEY_VALUE);
|
|
REG_SET_BIT(LP_WDT_SWD_CONFIG_REG, LP_WDT_SWD_AUTO_FEED_EN);
|
|
REG_WRITE(LP_WDT_SWD_WPROTECT_REG, 0);
|
|
}
|
|
|
|
static inline void bootloader_hardware_init(void)
|
|
{
|
|
// In 80MHz flash mode, ROM sets the mspi module clk divider to 2, fix it here
|
|
#if CONFIG_ESPTOOLPY_FLASHFREQ_80M && !CONFIG_APP_BUILD_TYPE_RAM
|
|
clk_ll_mspi_fast_set_hs_divider(6);
|
|
esp_rom_spiflash_config_clk(1, 0);
|
|
esp_rom_spiflash_config_clk(1, 1);
|
|
esp_rom_spiflash_fix_dummylen(0, 1);
|
|
esp_rom_spiflash_fix_dummylen(1, 1);
|
|
#endif
|
|
|
|
//TODO: [ESP32C61] IDF-9276
|
|
#if CONFIG_APP_BUILD_TYPE_PURE_RAM_APP
|
|
ESP_EARLY_LOGW(TAG, "ESP32C61 attention: analog i2c master clock enable skipped!!!");
|
|
#else
|
|
ESP_LOGW(TAG, "ESP32C61 attention: analog i2c master clock enable skipped!!!");
|
|
#endif
|
|
}
|
|
|
|
static inline void bootloader_ana_reset_config(void)
|
|
{
|
|
//Enable super WDT reset.
|
|
bootloader_ana_super_wdt_reset_config(true);
|
|
//Enable BOD reset
|
|
bootloader_ana_bod_reset_config(true);
|
|
}
|
|
|
|
esp_err_t bootloader_init(void)
|
|
{
|
|
esp_err_t ret = ESP_OK;
|
|
bootloader_hardware_init();
|
|
// bootloader_ana_reset_config(); //TODO: [ESP32C61] IDF-9260
|
|
bootloader_super_wdt_auto_feed();
|
|
|
|
// In RAM_APP, memory will be initialized in `call_start_cpu0`
|
|
#if !CONFIG_APP_BUILD_TYPE_RAM
|
|
// protect memory region
|
|
bootloader_init_mem();
|
|
/* check that static RAM is after the stack */
|
|
assert(&_bss_start <= &_bss_end);
|
|
assert(&_data_start <= &_data_end);
|
|
// clear bss section
|
|
bootloader_clear_bss_section();
|
|
#endif // !CONFIG_APP_BUILD_TYPE_RAM
|
|
|
|
// init eFuse virtual mode (read eFuses to RAM)
|
|
#ifdef CONFIG_EFUSE_VIRTUAL
|
|
ESP_LOGW(TAG, "eFuse virtual mode is enabled. If Secure boot or Flash encryption is enabled then it does not provide any security. FOR TESTING ONLY!");
|
|
#ifndef CONFIG_EFUSE_VIRTUAL_KEEP_IN_FLASH
|
|
esp_efuse_init_virtual_mode_in_ram();
|
|
#endif
|
|
#endif
|
|
// config clock
|
|
bootloader_clock_configure();
|
|
// initialize console, from now on, we can use esp_log
|
|
bootloader_console_init();
|
|
/* print 2nd bootloader banner */
|
|
bootloader_print_banner();
|
|
|
|
#if !CONFIG_APP_BUILD_TYPE_RAM
|
|
//init cache hal
|
|
cache_hal_init();
|
|
//init mmu
|
|
mmu_hal_init();
|
|
// update flash ID
|
|
bootloader_flash_update_id();
|
|
// Check and run XMC startup flow
|
|
if ((ret = bootloader_flash_xmc_startup()) != ESP_OK) {
|
|
ESP_LOGE(TAG, "failed when running XMC startup flow, reboot!");
|
|
return ret;
|
|
}
|
|
// read bootloader header
|
|
if ((ret = bootloader_read_bootloader_header()) != ESP_OK) {
|
|
return ret;
|
|
}
|
|
// read chip revision and check if it's compatible to bootloader
|
|
if ((ret = bootloader_check_bootloader_validity()) != ESP_OK) {
|
|
return ret;
|
|
}
|
|
// initialize spi flash
|
|
if ((ret = bootloader_init_spi_flash()) != ESP_OK) {
|
|
return ret;
|
|
}
|
|
#endif // !CONFIG_APP_BUILD_TYPE_RAM
|
|
|
|
// check whether a WDT reset happened
|
|
bootloader_check_wdt_reset();
|
|
// config WDT
|
|
bootloader_config_wdt();
|
|
// enable RNG early entropy source
|
|
bootloader_enable_random();
|
|
|
|
return ret;
|
|
}
|